

## CS 110 Computer Architecture Intro to RISC-V I

#### **Instructors:**

**Siting Liu & Chundong Wang** 

Course website: https://toast-lab.sist.shanghaitech.edu.cn/courses/CS110@ShanghaiTech/Spring-2023/index.html

School of Information Science and Technology (SIST)
ShanghaiTech University

#### Course Info

- Lab 3 will be released after class (10 a.m.), get yourself prepared before going to lab sessions!
- Our project 1.1 will be available this weekend, and will be marked in lab sessions. Deadline March 13<sup>th</sup>.
- Next week discussion on RISC-V related materials and assembly coding.

#### Assembly Instructions

• Different types of instructions

|           |     |        |            |        | 1      |
|-----------|-----|--------|------------|--------|--------|
| imm[11:0] | rs1 | funct3 | $^{ m rd}$ | opcode | I-type |
|           |     |        |            | 1      | - J P  |

- I-type
  - Register-Immediate type
  - Has two operands (one accessed from source register, another a constant/immediate) and one output (saved to destination register)
  - Can do arithmetic/logic/load from main memory/jump (covered later)

#### RV32I I-type Arithmetic

- Syntax of instructions: assembly language
  - Addition: addi rd, rs1, imm

Adds imm to rs1, stores the result to rd, and imm is a signed number.

- Example: addi x5, x4, 10 addi x6, x4, -10
- Similarly, andi/ori/xori/slti/sltiu
  - All the imm's are sign-extended

• slli/srli/srai are special (defined in RV64I), and can be extended to RV32I usage (RTFM)

#### Registers

| 0          | x0/zero    |
|------------|------------|
| 0x12340000 | x1         |
| 0x00006789 | x2         |
| OxFFFFFFF  | <b>x</b> 3 |
| 0x3        | x4         |
|            | <b>x</b> 5 |
|            | <b>x</b> 6 |
|            | <b>x</b> 7 |

## RV32I Arithmetic/Logic Test

- addi x1, x2, -1
- or x2, x2, x1
- add x3, x1, x2
- slt x4, x3, x1
- sra x5, x3, x4
- sub x0, x5, x4
- Register zero (x0) is 'hard-wired' to 0;
- By convention RISC-V has a specific no-op instruction...
  - add x0 x0 x0
  - You may need to replace code later: Noops can fill space, align data, and perform other options
  - Practical use in jump-and-link operations (covered later)



## RV32I I-type Load



#### Big Endian vs. Little Endian

Big-endian and little-endian from Jonathan Swift's Gulliver's Travels

- The order in which **BYTES** are stored in memory
- Bits always stored as usual. (E.g., 0xC2=0b 1100 0010)

#### Consider the number 1025 as we normally write it:

#### **Big Endian**

ADDR3 ADDR2 ADDR1 ADDR0 BYTE0 BYTE1 BYTE2 BYTE3 00000001 00000100 00000000 00000000

#### Examples

Names in the West (e.g. Siting, Liu)

Java Packages: (e.g. org.mypackage.HelloWorld)

Dates done correctly ISO 8601 YYYY-MM-DD

(e.g. 2020-03-22)

#### **Eating Pizza crust first**

Unix file structure (e.g., /usr/local/bin/python)
"Network Byte Order": most network protocols
IBM z/Architecture; very old Macs

#### Little Endian

ADDR3 ADDR2 ADDR1 ADDR0 BYTE3 BYTE2 BYTE1 BYTE0 00000000 00000000 00000100 00000001

#### Examples

Names in China (e.g. LIU Siting)

Internet names (e.g. sist.shanghaitech.edu.cn)

Dates written in England DD/MM/YYYY

(e.g. 22/03/2020)

Eating Pizza skinny part first (the normal way)

#### **CANopen**

Intel x86; RISC-V (can also support big-endian)

• RV32I is a load-store architecture, where only load and store instructions access memory and arithmetic instructions only operate on CPU registers.

|  |  | imm[11:0] | rs1 | funct3 | $\operatorname{rd}$ | opcode | I-type |
|--|--|-----------|-----|--------|---------------------|--------|--------|
|--|--|-----------|-----|--------|---------------------|--------|--------|

#### Offset Base

- lw rd, imm(rs1): Load word at addr. to register rd addr. = (number in rs1) + imm

  Bytes
- Example

  lw x1, 12(x4)

  addr.=  $4 + 12 = (10)_{HEX}$

|            | _      |
|------------|--------|
| 0          | x0/zer |
| 0x12340000 | x1     |
| 0x00006789 | x2     |
| OxFFFFFFF  | x3     |
| 0x4        | x4     |
|            | x5     |
|            | x6     |
|            | x7     |
| Registers  |        |

Main memory

34

345634

56

34

56

8

13c

01

ab

01

ab

01 ab

cd

23

cd

cd

cd

cd

cd

34

34

34

• RV32I is a load-store architecture, where only load and store instructions access memory and arithmetic instructions only operate on CPU registers.

|                      |     |        |                  |        | -      |
|----------------------|-----|--------|------------------|--------|--------|
| $\mathrm{imm}[11:0]$ | rs1 | funct3 | $^{\mathrm{rd}}$ | opcode | I-type |

• lw rd, imm(rs1): Load word at addr. to register rd addr. = (number in rs1) + imm

Bytes

```
    Example
```

```
lw x1, 12(x4)
addr.= 4 + 12 = (10)_{HEX}
```

C code example

| 0          | x0/zero    |
|------------|------------|
| 0x12340000 | x1         |
| 0x00006789 | x2         |
| OxFFFFFFF  | <b>x</b> 3 |
| 0x4        | x4         |
|            | <b>x</b> 5 |
|            | <b>x</b> 6 |
|            | x7         |
| Registers  |            |

| 34 | 12 | cd | ab |     |
|----|----|----|----|-----|
| 56 | 34 | 23 | 01 |     |
| 34 | 12 | cd | ab |     |
| 56 | 34 | 23 | 01 |     |
| 34 | 12 | cd | ab |     |
| 56 | 34 | 23 | 01 |     |
| 34 | 12 | cd | ab | ••• |
| 56 | 34 | 23 | 01 |     |
| 34 | 12 | cd | ab |     |
| 56 | 34 | 23 | 01 |     |
| 34 | 12 | cd | ab | 10  |
| 56 | 34 | 23 | 01 | C   |
| 34 | 12 | cd | ab | 8   |
| 56 | 34 | 23 | 01 | 4   |
| 34 | 12 | cd | ab | 0   |
|    | •  |    |    |     |

Main memory

• RV32I is a load-store architecture, where only load and store instructions access memory and arithmetic instructions only operate on CPU registers.

| imm[11:0] | rs1 | funct3 | rd | opcode | ] I-type |
|-----------|-----|--------|----|--------|----------|
|-----------|-----|--------|----|--------|----------|

• lb/lbu rd, imm(rs1) : Load signed/unsigned byte at addr. to register rd

```
addr.= (number in rs1) + imm
```

Example

lb x1, 12(x4)  
addr.= 
$$4 + 12 = (10)_{HEX}$$

lbu x1, 12(x4)

| 0          | x0/zero    |
|------------|------------|
| 0x12340000 | x1         |
| 0x00006789 | x2         |
| OxFFFFFFF  | <b>x</b> 3 |
| 0x4        | x4         |
|            | <b>x</b> 5 |
|            | x6         |
|            | <b>x</b> 7 |
| Registers  | , ,        |

Main memory

cd

23

cd

cd

cd

cd

cd 23 ab

ab

34

34

56 34

56

34

56

3c

10

C 8 4

• RV32I is a load-store architecture, where only load and store instructions access memory and arithmetic instructions only operate on CPU registers.

|                      |     |        |                  |        | -      |
|----------------------|-----|--------|------------------|--------|--------|
| $\mathrm{imm}[11:0]$ | rs1 | funct3 | $^{\mathrm{rd}}$ | opcode | I-type |

• 1h/lhu rd, imm(rs1): Load signed/unsigned halfword at addr. to register rd (similar to lb/lbu)

```
addr.= (number in rs1) + imm
```

Example

lh x1, 12(x4)  
addr.= 
$$4 + 12 = (10)_{HEX}$$

lhu x1, 12(x4)

|            | _          |
|------------|------------|
| 0          | x0/zero    |
| 0x12340000 | x1         |
| 0x00006789 | x2         |
| OxFFFFFFF  | <b>x</b> 3 |
| 0x4        | x4         |
|            | x5         |
|            | x6         |
|            | x7         |
| Registers  |            |

|   | 34          | 12 | cd | ab |      |  |  |  |
|---|-------------|----|----|----|------|--|--|--|
| ) | 56          | 34 | 23 | 01 |      |  |  |  |
|   | 34          | 12 | cd | ab |      |  |  |  |
|   | 56          | 34 | 23 | 01 |      |  |  |  |
|   | 34          | 12 | cd | ab | •••  |  |  |  |
|   | 56          | 34 | 23 | 01 |      |  |  |  |
|   | 34          | 12 | cd | ab |      |  |  |  |
|   | 56          | 34 | 23 | 01 |      |  |  |  |
|   | 34          | 12 | cd | ab | 10   |  |  |  |
|   | 56          | 34 | 23 | 01 | C    |  |  |  |
|   | 34          | 12 | cd | ab | 8    |  |  |  |
|   | 56          | 34 | 23 | 01 | 4    |  |  |  |
|   | 34          | 12 | cd | ab | 0 11 |  |  |  |
|   | Main momory |    |    |    |      |  |  |  |

3c

## Assembly Instructions—S-Type Store

• RV32I is a load-store architecture, where only load and store instructions access memory and arithmetic instructions only operate on CPU registers.

|  | imm[11:5] | rs2 | rs1 | funct3 | imm[4:0] | opcode | S-type |
|--|-----------|-----|-----|--------|----------|--------|--------|
|--|-----------|-----|-----|--------|----------|--------|--------|

• sw rs2, imm(rs1): Store word at rs2 to memory addr. addr. = (number in rs1) + imm

Example

```
sw x1, 12(x4)
addr.= 4 + 12 = (10)<sub>HEX</sub>
• C code example
int A[100];
/* &A[0] => x4 */
A[3] = h;
/* h in rs2 => x1 */
```

|            | _          |
|------------|------------|
| 0          | x0/zero    |
| 0x12340000 | x1         |
| 0x00006789 | x2         |
| OxFFFFFFF  | <b>x</b> 3 |
| 0x4        | x4         |
|            | x5         |
|            | x6         |
|            | x7         |
| Registers  |            |

| 34  | 12 | cd | ab      |     |
|-----|----|----|---------|-----|
| 56  | 34 | 23 | 01      |     |
| 34  | 12 | cd | ab      |     |
| 56  | 34 | 23 | 01      |     |
| 34  | 12 | cd | ab      |     |
| 56  | 34 | 23 | 01      |     |
| 34  | 12 | cd | ab      | ••• |
| 56  | 34 | 23 | 01      |     |
| 34  | 12 | cd | ab      |     |
| 56  | 34 | 23 | 01      |     |
| 34  | 12 | cd | ab      | 10  |
| 56  | 34 | 23 | 01      | C   |
| 34  | 12 | cd | ab      | 8   |
| 56  | 34 | 23 | 01      | 4   |
| 34  | 12 | cd | ab      | 0 1 |
| 1/2 | •  |    | O 44T T |     |

Main memory

3c

## Assembly Instructions—S-Type Store

• RV32I is a load-store architecture, where only load and store instructions access memory and arithmetic instructions only operate on CPU registers.

| imm[11:5] | rs2 | rs1 | funct3 | imm[4:0] | opcode | S-type |
|-----------|-----|-----|--------|----------|--------|--------|

• sw rs2, imm(rs1): Store word at rs2 to memory addr. addr.= (number in rs1) + imm

• Example

sw x1, 
$$12(x4)$$
  
addr.=  $4 + 12 = (10)_{HEX}$ 

• Similarly,

sh: Store lower 16 bits at rs2

sb: Store lower 8 bits at rs2

|            | _          |
|------------|------------|
| 0          | x0/zero    |
| 0x12340000 | x1         |
| 0x00006789 | x2         |
| OxFFFFFFF  | <b>x</b> 3 |
| 0x4        | x4         |
|            | x5         |
|            | x6         |
|            | <b>x</b> 7 |
| Registers  |            |

| 56       | 34 | 23 | 01 | 3c  |  |  |  |  |
|----------|----|----|----|-----|--|--|--|--|
| 34       | 12 | cd | ab |     |  |  |  |  |
| 56       | 34 | 23 | 01 |     |  |  |  |  |
| 34       | 12 | cd | ab |     |  |  |  |  |
| 56       | 34 | 23 | 01 |     |  |  |  |  |
| 34       | 12 | cd | ab |     |  |  |  |  |
| 56       | 34 | 23 | 01 |     |  |  |  |  |
| 34       | 12 | cd | ab | ••• |  |  |  |  |
| 56       | 34 | 23 | 01 |     |  |  |  |  |
| 34       | 12 | cd | ab |     |  |  |  |  |
| 56       | 34 | 23 | 01 |     |  |  |  |  |
| 34       | 12 | cd | ab | 10  |  |  |  |  |
| 56       | 34 | 23 | 01 | C   |  |  |  |  |
| 34       | 12 | cd | ab | 8   |  |  |  |  |
| 56       | 34 | 23 | 01 | 4   |  |  |  |  |
| 34       | 12 | cd | ab | 0 1 |  |  |  |  |
| <b>\</b> |    |    |    |     |  |  |  |  |

## Memory Alignment

- RISC-V does not require that integers be word aligned...
  - But it can be very very bad if you don't make sure they are...
- Consequences of unaligned integers
  - Slowdown: The processor is allowed to be a lot slower when it happens
    - In fact, a RISC-V processor may natively only support aligned accesses, and do unaligned-access in software!

      An unaligned load could take hundreds of times longer!
    - Lack of atomicity: The whole thing doesn't happen at once... can introduce lots of very subtle bugs
- So in practice, RISC-V *recommends* integers to be aligned on 4-byte boundaries; halfword 2-byte boundaries

#### Question! What's in x12?

```
addi x11,x0,0x4F6
sw x11,0(x5)
lb x12,1(x5)
```



#### Question! What's in x12?

addi x11,x0,0x85F6 sw x11,0(x5) lb x12,1(x5)

| <b>A:</b>  | 0x8        |
|------------|------------|
| B:         | 0x85       |
| <b>C</b> : | 0xC        |
| D:         | 0xBC       |
| E:         | 0XFFFFFF85 |
| F:         | 0XFFFFFF8  |
| G:         | 0XFFFFFC   |
| H:         | 0XFFFFFBC  |

#### Summary

- RISC-VISA basics: (32 registers, referred to as x0-x31, x0=0)
- Simple is better
- One instruction (simple operation) per line (RISC-V assembly)
- Fixed-length instructions (for RV32I)
- 6 types of instructions (depending on their format)
- Instructions for arithmetics, logic operations, register-memory data exchange (load/store word/halfword/byte)
- RISC-V is little-endian
- Load-store architecture



# CS 110 Computer Architecture Intro to RISC-V II Computer Decision Making

**Instructors:** 

**Siting Liu & Chundong Wang** 

Course website: https://toast-lab.sist.shanghaitech.edu.cn/courses/CS110@ShanghaiTech/Spring-2023/index.html

School of Information Science and Technology (SIST)
ShanghaiTech University

- Normal operation: execute instructions in sequence
- In C: if/while/for-statement; function call
- RISV-V provides conditional branch (B-type) & unconditional jump (j)

| imm[12]               | imm[10:5]                               | ng 9 | พร1 | funct3 | $\lim_{n\to\infty} [4.1]$  | imm [11]                  | anaada | D tropo |
|-----------------------|-----------------------------------------|------|-----|--------|----------------------------|---------------------------|--------|---------|
| 11111111   1 <i>4</i> | 111111111111111111111111111111111111111 | rs2  | rsi | Tuncto | $ \operatorname{1mm} 4:1 $ | $ \operatorname{imm} 11 $ | opcode | B-type  |
|                       |                                         |      |     |        |                            |                           | _      |         |

RISC-V: similar if-statement instruction

```
beg rs1, rs2, L(imm/label)
```

means: go to statement labeled if (value in rs1) == (value in rs2); otherwise, go to next statement

- beg stands for branch if equal
- Similarly, bne for branch if not equal

• Example: beq rs1, rs2, L(imm/label)

• C code

```
int main(void) {
    int i=5;
    if (i!=6){
        i++;
    }
    else i--;
    return 0;
```

Assembly

```
addi x2, x0, 5
addi x3, x0, 6
bne x2, x3, L1
beq x2, x3, L2
L1:addi x2, x2, 1
ret (kind of jump)
L2:addi x2, x2, -1
ret
```

• Label can also point to data (more in discussion)

• Example: beq rs1, rs2, L(imm/label)

• Ccode

```
int main(void) {
    int i=5;
    if (i!=6){
        i++;
    }
    else i--;
    return 0;
}
```

Assembly (real stuff in ARM64)

```
mov w8, #5
Ltmp3:
    .loc1 10 9 is_stmt 0
    subs w8, w8, #6
    b.eq LBB0_2
         LBB0 1
LBB0 1:
Ltmp4:
    .loc1 11 10 is_stmt 1
    ldr w8, [sp, #8]
    add w8, w8, #1
    str w8, [sp, #8]
    .loc1 12 5
        LBB0 3
Ltmp5:
LBB0 2:
    .loc1 13 11
    ldr w8, [sp, #8]
    subs w8, w8, #1
    str w8, [sp, #8]
        LBB0 3
Ltmp6:
LBB0 3:
                                  21
    .loc1 0 11 is_stmt 0
    mov w0, #0
    .loc1 14 5 is_stmt 1
    add sp, sp, #16
    ret
```

- Normal operation: execute instructions in sequence
- In programming languages: if/while/for-statement
- RISV-V provides conditional branch & unconditional jump

| imm[12]               | imm[10:5]                               | ng 9 | พร1 | funct3 | $\lim_{n\to\infty} [4.1]$  | imm [11]                  | anaada | D tropo |
|-----------------------|-----------------------------------------|------|-----|--------|----------------------------|---------------------------|--------|---------|
| 11111111   1 <i>4</i> | 111111111111111111111111111111111111111 | rs2  | rsi | Tuncto | $ \operatorname{1mm} 4:1 $ | $ \operatorname{imm} 11 $ | opcode | B-type  |
|                       |                                         |      |     |        |                            |                           | _      |         |

• RISC-V: if-statement instructions are

```
blt/bltu/bge/bgeu rs1, rs2, L(imm/label)
```

means: go to statement labeled L1 if (value in rs1) </  $\geq$  (value in rs2) using singed/unsigned comparison; otherwise, go to next statement

#### C Loop Mapped to RISC-V Assembly

```
# Assume x8 holds pointer to A
int A[20];
int sum = 0;
                                # Assign x10=sum
for (int i=0; i < 20; i++)
                                   add x9, x8, x0 # x9=&A[0]
    sum += A[i];
                                   add x10, x0, x0 # sum=0
                                   add x11, x0, x0 \# i=0
                                   addi x13, x0, 20 \# x13=20
                                Loop:
                                   bge x11, x13, Done
                                   1 \text{w} \times 12, 0 \times 9) # \times 12 = \text{A[i]}
                                   add x10, x10, x12 \# sum+=
                                   addi x9, x9, 4 \# \&A[i+1]
                                   addi x11, x11, 1 # i++
                                   j Loop
                                 Done:
```

## Optimization

- The simple translation is suboptimal!
  - Inner loop is now 4 instructions rather than 7
  - And only 1 branch/jump rather than two: Because first time through is always true so can move check to the end!
- The compiler will often do this automatically for optimization
  - See that i is only used as an index in a loop

```
# Assume x8 holds pointer to A
# Assign x10=sum
add x10, x0, x0 # sum=0
add x11, x8, x0 \# ptr = A
addi x12, x11, 80 \# end = A + 80
Loop:
        x13,0(x11) # x13 = *ptr
   lw
        x10, x10, x13 \# sum += x13
   add
   addi x11, x11, 4 # ptr++
blt x11, x12, Loop: # ptr < end
```

- This optimization is not required
- Line by line translation is good
- Correctness first, performance second

#### Arrays and Pointers

```
int i;
int array[10];

for (i = 0; i < 10; i++)
{
   array[i] = ...;
}</pre>
```

```
int *p;
int array[10];

for (p = array; p < &array[10]; p++)
{
   *p = ...;
}</pre>
```

These code sequences have the same effect!

#### Translate Assembly

```
addi x10, x0, 0x7
                                   x10 = 7
add x12, x0, x0
                                   x12 = 0
label a:
                                   label a: x14 = x10 \& 1
andi x14, x10, 1
                                   if (x14!=0)
beq x14, x0, label b
                                   \{x12 = x10+x12;\}
add x12, x10, x12
                                   label b: x10 = x10-1;
label b:
                                   if (x10!=0)
addi x10, x10, -1
                                   {go to label_a;}
bne x10, x0, label a
```

#### Call a Function—Unconditional Jump

```
000000100003f40 <_main>:
100003f40: ff c3 00 d1
                         sub sp, sp, #48
100003f58: 48 9a 80 52
                         mov w8, #1234
                         stur w8, [x29, #-8]
100003f5c: a8 83 1f b8
                         mov w8, #4321
100003f60: 28 1c 82 52
                         stur w8, [x29, #-12]
100003f64: a8 43 1f b8
                         ldur w8, [x29, #-8]
100003f68: a8 83 5f b8
                         ldur w9, [x29, #-12]
100003f6c: a9 43 5f b8
100003f70: 08 01 09 0b
                         add w8, w8, w9
100003f90: 05 00 00 94 bl 0x100003fa4 <_printf+0x100003fa4>
Disassembly of section __TEXT,__stubs:
000000100003fa4 < stubs>:
                                                               Memory
100003fa4: 10 00 00 b0 adrp x16, 0x100004000 <__stubs+0x4>
100003fa8: 10 02 40 f9 ldr x16 Processor
                                                       Read
100003fac: 00 02 1f d6 brx16
                                   Control
                                                       Instructions
                                                                    Data
            Increase by 4
                                   Datapath
                                                                   Bytes
            each time an
                                           PC
            instruction
            is executed
                                        Registers
                                                       Instruction
            Except for
                                                                  Program
                                    Arithmetic & Logic Unit
                                                       Address
            branch/jump/
                                          (ALU)
            function call
```

#### Call a Function

```
#include <stdio.h>
int sum_two_number(int a, int b)
    int y;
    return y=a+b;
int main(int argc, const char * argv[]) {
    int x=4321, y=1234;
    int a=1, b=2, c=3, d=4, e=5, f=6, g=0;
    y = sum_two_number(x,y);
    c = sum_two_number(a,b);
    f = sum_two_number(e,d);
    g = sum_two_number(c,f);
    printf("Sum is %d.\n",y);
    return 0;
```

- 1. Put parameters in a place where function can access them
- 2. Transfer control to function (PC jump to sum two number)

- 3. Acquire (local) storage resources needed for function
- 4. Perform desired task of the function



#### Call a Function

```
#include <stdio.h>
int sum_two_number(int a, int b)
                                        6. Return control to point of origin,
                                            since a function can be called
    int y;
                                            from several points in a program
    return y=a+b;
int main(int argc, const char * argv[]) {
    int x=4321, y=1234;
    int a=1, b=2, c=3, d=4, e=5, f=6, g=0;
    y = sum_two_number(x,y);
    c = sum_two_number(a,b);
                                      Processor
                                                           Memory
    f = sum_two_number(e,d);
    g = sum_two_number(c,f);
                                       Control
    printf("Sum is %d.\n",y);
    return 0:
```

5. Put result value in a place where calling code can access it and restore any registers you used



#### RISC-V Function Call Conventions

- Registers faster than memory, so use them as much as possible
- Give names to registers, conventions on how to use them

#### REGISTER NAME, USE, CALLING CONVENTION



| REGISTER | NAME   | USE                              | SAVER  |
|----------|--------|----------------------------------|--------|
| x0       | zero   | The constant value 0             | N.A.   |
| ×1       | ra     | Return address                   | Caller |
| ж2       | sp     | Stack pointer                    | Callee |
| х3       | gp     | Global pointer                   |        |
| × 4      | tp     | Thread pointer                   |        |
| x5-x7    | t0-t2  | Temporaries                      | Caller |
| x8       | s0/fp  | Saved register/Frame pointer     | Callee |
| ×9       | s1     | Saved register                   | Callee |
| x10-x11  | a0-a1  | Function arguments/Return values | Caller |
| x12-x17  | a2-a7  | Function arguments               | Caller |
| x18-x27  | s2-s11 | Saved registers                  | Callee |
| x28-x31  | t3-t6  | Temporaries                      | Caller |

Older version: https://riscv.org/wp-content/uploads/2015/01/riscv-calling.pdf

#### RISC-V Function Call Conventions

- a0—a7 (x10-x17): eight argument registers to pass parameters and return values (a0-a1)
- ra: one return address register to return to the point of origin (x1)
- Also s0-s1 (x8-x9) and s2-s11 (x18-x27): saved registers (more about those later)

#### REGISTER NAME, USE, CALLING CONVENTION



| REGISTER   | NAME       | USE                              | SAVER  |
|------------|------------|----------------------------------|--------|
| <b>x</b> 0 | zero       | The constant value 0             | N.A.   |
| ×1         | ra         | Return address                   | Caller |
| ж2         | sp         | Stack pointer                    | Callee |
| ж3         | gp         | Global pointer                   | -      |
| x 4        | tp         | Thread pointer                   | -      |
| x5-x7      | t0-t2      | Temporaries                      | Caller |
| ×8         | q1\0s      | Saved register/Frame pointer     | Callee |
| x9         | <b>s</b> 1 | Saved register                   | Callee |
| x10-x11    | a0-a1      | Function arguments/Return values | Caller |
| x12-x17    | a2-a7      | Function arguments               | Caller |
| x18-x27    | s2-s11     | Saved registers                  | Callee |
| x28-x31    | t3-t6      | Temporaries                      | Caller |

#### Call a Function

```
#include <stdio.h>
                                          y is returned function argument;
int sum_two_number(int a, int b)
                                          Can be put in registers a0-a1
     int y;
     return y=a+b;
int main(int argc, const char * argv[]) {
     int x=4321, y=1234;
     int a=1, b=2, c=3, d=4, e=5, f=6, g=0;
     y = sum_two_number(x,y);
     c = sum_two_number(a,b);
                                       Processor
                                                             Memory
     f = sum_two_number(e,d);
     g = sum_two_number(c,f);
                                         Control
     printf("Sum is %d.\n",y);
     return 0;
                                        Datapath
                                                PC
                                                                Bytes
x and y are function arguments;
                                              Registers
Can be put in registers a 0 – a 7
                                          Arithmetic & Logic Unit
                                               (ALU)
```

#### Call a Function

```
#include <stdio.h>
         int sum_two_number(int a, int b)
            Func_called:
             0x2000 //one instruction
             0x2004 //another instruction
                   //need jump back to main()
         int main(int argc, const char * argv[]) {
             Start:
             Ox1000 //one instruction
             Ox1004 //another instruction
Save this value
            Ox1008 //a third instruction
to register ra
            Ox100c //PC jump to 0x2000 (call function
            sum_two_number)
             Ox1010 //next instruction... ...
```

## Call a Function—Jump

- JAL: Jump & Link, jump to function
- Unconditional jump (J-type)



```
jal rd label
```

Jump to label (imm+PC, explain later) and save return address (PC+4) to rd;

rd is x1 (ra) by convention; sometimes can be x5. When rd is x0, it is simply unconditional jump (j) without recording PC+4.

#### Return—Jump

- JALR: Jump & Link Register
- Unconditional jump (I-type)



jalr rd label

Jump to label (imm+rs1)&~1 and save return address (PC+4) to rd rs1 can be the return address we just saved to ra

When rd is x0, it is simply unconditional jump (j) without recording PC+4.

#### Jump

```
-jal rd offset -jalr rd rs offset
```

- Jump and Link
  - Add the immediate value to the current address in the program (the "Program Counter"), go to that location
    - The offset is 20 bits, sign extended and left-shifted one (not two)
  - At the same time, store into rd the value of PC+4
    - So we know where it came from (need to return to)
  - jal offset == jal x1 offset (pseudo-instruction; x1 = ra = return address)
  - j offset == jal x0 offset (jump is a pseudo-instruction in RISC-V)
- Two uses:
  - Unconditional jumps in loops and the like
  - Calling other functions

# Jump and Link Register

- The same except the destination
  - Instead of PC + immediate it is rs + immediate
    - Same immediate format as I-type: 12 bits, sign extended
- Again, if you don't want to record where you jump to...
  - jr rs == jalr x0 rs
- Two main uses
  - Returning from functions (which were called using Jump and Link)
  - Calling pointers to function

#### Notes on Functions

- Calling program (caller) puts parameters into registers a 0 a 7 and uses jal x to invoke (callee) at address labeled x
- Must have register in computer with address of currently executing instruction
  - Instead of Instruction Address Register (better name), historically called Program Counter (PC)
  - It's a program's counter; it doesn't count programs!
- What value does jal x place into ra?
- jr ra puts address inside ra back into PC

### Call a Function

1. Put parameters in a place where function can access them

- 2. Transfer control to function (PC jump to function)
- 3. Acquire (local) storage resources needed for function
- 4. Perform desired task of the function
- 5. Put result value in a place where calling code can access it and restore any registers you used
- 6. Return control to point of origin, since a function can be called from several points in a program

# Where Are Old Register Values Saved to Restore Them After Function Call?

- Need a place to save old values before call function, restore them when return, and delete
- Ideal is stack: last-in-first-out queue (e.g., stack of plates)
  - Push: placing data onto stack
  - Pop: removing data from stack
- Stack in memory, so need register to point to it
- sp is the stack pointer in RISC-V (x2)
- Convention is grow from high to low addresses
  - Push decrements sp, Pop increments sp



Limited

#### Stack

- Stack frame may include:
  - Return "instruction" address
  - Parameters (spill)
  - Space for other local variables
- Stack frames contiguous; stack pointer (sp/x2) tells where bottom of stack frame is
- When procedure ends, stack frame is tossed off the stack; frees memory for future stack frames; sp restores

# Example

• Leaf function: a function that calls no function

```
int Leaf (int g, int h, int i, int j)
{
    int f; f = (g + h) - (i + j);
    return f;
}
int main (void){
    int a=1, b=2, c=3, d=4, e;
    e = Leaf(a,b,d,c);
    return e;
} /*a function called by OS*/
```

| 0   | x0/zero |  |
|-----|---------|--|
| ra  | x1      |  |
| sp  | x2      |  |
|     |         |  |
| s1  | x9      |  |
| a0  | x10     |  |
| a1  | x11     |  |
| a2  | x12     |  |
| a3  | x13     |  |
| a4  | x14     |  |
| ••• |         |  |

- Parameter variables g, h, i, and j in argument registers a1, a2, a3, and a4, and f in a0 when returned, and assume e in s1, later should be copied to a0 when returned
- Register ra consideration

# Stack Before, During, After Function

- Caller needs to save old values of a1, a2, a3 and a4
- Callee needs to save old value of s1 (and any other callee saved registers), and makes sure they are not changed after return

#### REGISTER NAME, USE, CALLING CONVENTION



| REGISTER | NAME   | USE                              | SAVER  |
|----------|--------|----------------------------------|--------|
| x0       | zero   | The constant value 0             | N.A.   |
| x1       | ra     | Return address                   | Caller |
| ж2       | sp     | Stack pointer                    | Callee |
| x3       | gp     | Global pointer                   |        |
| ×4       | tp     | Thread pointer                   |        |
| x5-x7    | t0-t2  | Temporaries                      | Caller |
| x8       | g0/fp  | Saved register/Frame pointer     | Callee |
| x9       | s1     | Saved register                   | Callee |
| x10-x11  | a0-a1  | Function arguments/Return values | Caller |
| x12-x17  | a2-a7  | Function arguments               | Caller |
| x18-x27  | s2-s11 | Saved registers                  | Callee |
| x28-x31  | t3-t6  | Temporaries                      | Caller |

## Stack Before, During, After Function

- Need to save old values of ra, a1, a2, a3 and a4 (caller-saved)
- W.r.t. main()



### RISC-V Code for Main()/Leaf()

#### Main:

```
addi
        sp, sp, -20 # adjust stack for 5 items, 4 int & 1 ra pointer/address
    ra, 16(sp) # save ra for use afterwards (return to OS)
SW
    a1, 12(sp) # save a1 for use afterwards, these are all caller-saved
SW
sw a2, 8(sp) # save a2 for use afterwards
   a3, 4(sp) # save a3 for use afterwards
SW
sw a4, 0(sp) # save a4 for use afterwards
                                                         OS stack
                                               sp
                                                         Saved ra
               # save a1 for use afterwards
    ra, Leaf
ial
                                                        Saved a1
                                                        Saved a2
    a1, 12(sp) # restore register a1
lw
                                                        Saved a3
W
    a2, 8(sp) # restore register a2
                                                        Saved a4
    a3, 8(sp)
              # restore register a2
lw
    a4, 8(sp) # restore register a2
lw
    ra, 8(sp) # restore register ra
lw
addi
                    # adjust stack to delete 5 items
        sp, sp, 20
                                                          Stack
mv a0, a0 # move result to return register
                                                        During call
jr
                # return
    ra
```

### RISC-V Code for Main()/Leaf()

#### Leaf:

```
addi sp, sp, -4 # adjust stack for 1 items, callee saved s1
sw s1, 0(sp) # save callee saved s1 to stack
add a1, a0, a1 \# g = g + h
add a2, a2, a3 \# i = i + i
sub s1, a0, a2 # calculate result (g + h) - (i + j)
mv a0, s1 # return value (g + h) - (i + j)
                                                        Saved ra
                                                        Saved a1
lw s1, O(sp) # restore register s1 for caller
                                                        Saved a2
     sp, sp, 4 # adjust stack to delete 1 items
addi
                                                        Saved a3
jr
       # jump back to caller
    ra
                                                        Saved a4
                  (pseudo-assembly: ret)
                                               sp
                                                        Saved s1
```

Stack
During call

### RISC-V Code for Main()/Leaf()

#### Main:

```
addi
        sp, sp, -20 # adjust stack for 5 items, 4 int & 1 ra pointer/address
    ra, 16(sp) # save ra for use afterwards (return to OS)
SW
    a1, 12(sp) # save a1 for use afterwards, these are all caller-saved
SW
   a2, 8(sp) # save a2 for use afterwards
SW
    a3, 4(sp) # save a3 for use afterwards
SW
sw a4, 0(sp) # save a4 for use afterwards
                                                         OS stack
                                                         Saved ra
               # save a1 for use afterwards
    ra, Leaf
ial
                                                        Saved a1
                                                        Saved a2
    a1, 12(sp) # restore register a1
lw
                                                        Saved a3
W
    a2, 8(sp) # restore register a2
                                                        Saved a4
              # restore register a2
    a3, 8(sp)
lw
                                               sp
    a4, 8(sp) # restore register a2
lw
    ra, 8(sp) # restore register ra
W
addi
                    # adjust stack to delete 5 items
        sp, sp, 20
                                                          Stack
                # move result to return register
mv a0, a0
                                                        During call
jr
                # return
    ra
```

#### Call a Function

- 1. Caller put parameters in a place where function can access them (a0-a7, or stack when registers not avail.), and then save caller-saved registers to stack
- 2. Transfer control to function (PC jump to function): JAL, ra is changed to where caller left
- Acquire (local) storage resources needed for function: change sp (size decided when compiling);
   Push callee-saved registers to stack (e.g., s0-s11)
- 4. Perform desired task of the function
- 5. Put result value in a place where calling code can access it (a0, a1), and restore callee-saved registers (s0-s11, sp)
- 6. Return control to point of origin, since a function can be called from several points in a program (jr); caller restores caller-saved registers